

# EE4620/6620, CEG4324/6324 Digital Integrated Circuit Design with PLDs and FPGAs

Lab 1 (Spring 2024)

# Xilinx Vivado Combinational Circuit Design, Simulation, and Test in FPGA

#### A. Objective

The main objective of this lab is for you to explore the design space for combinational circuit design and to become familiar with the Xilinx Vivado simulation environment. Read all directions carefully. You will design a VHDL project in Xilinx Vivado and functionally verify and validate your design along with the implementation steps to upload the design through the Vivado simulation environment. Read through all of the steps before you begin the lab.

#### **B.** Instruction

1. In this lab, the VHDL design code (rca.vhd) describes an n-bit, Ripple-Carry Adder (RCA). It comprises of two parts: subcomponent 1-bit full adder (FA) and top-level entity RCA. Using the number of basic gates as an area estimator, determine the estimated size (by the number of basic logic gates) required for an n-bit RCA where n = 12 in rca.vhd. Using gate delay as a timing estimator, estimate the worst propagation delay, WPD, # of unit gate delays between the time any input changes and the time all outputs are valid. For this lab, use logic gates and delays as follows:

2 ns for inverter

3 ns for 2-input logic gates such as AND, NAND, OR, NOR

<mark>4 ns</mark> for 3-input logic gates such as AND, NAND, OR, NOR

5 ns for 4-input logic gates such as AND, NAND, OR, NOR

Note: Do not use XOR or XNOR or any other logic gates except the above ones.

- 2. For this step, you simulate the design code from part 1. Look at the test bench file, tb\_rca.vhd. In this file, you see the test bench code for simulating the 12-bit RCA adder described in step 1. In the test bench, note the "wait for WPD" statement. The WPD time given on this line must correspond to the worst-case propagation delay found in step 1. If the time is too short, the simulation will fail. You must adjust the WPD value in the test bench file (i.e., initial WPD = 24 ns) to the correct value you calculated in step 1. To simulate the design circuit (rca.vhd) using the test bench file (tb rca.vhd).
- 3. Now that you have simulated and validated a Ripple Carry Adder circuit, you will modify the design code to improve the propagation delay. Note: you can reduce the WPD through logic optimization by combining adjacent FA blocks into a combinational two-level logic circuit. In this lab, you combine **two 1-bit FAs** into a **2-bit combinational two-level FA** (2-bit FA). Below is the 2-bit FA truth table where Cin, A1, A0, B1, B0 are the five inputs, and Cout, S1, S0 are the three outputs.

| Cin | A1 | A0 | B1 | В0 | Cout | S1 | S0 |
|-----|----|----|----|----|------|----|----|
| 0   | 0  | 0  | 0  | 0  | 0    | 0  | 0  |
| 0   | 0  | 0  | 0  | 1  | 0    | 0  | 1  |
| 0   | 0  | 0  | 1  | 0  | 0    | 1  | 0  |
| 0   | 0  | 0  | 1  | 1  | 0    | 1  | 1  |
| 0   | 0  | 1  | 0  | 0  | 0    | 0  | 1  |
| 0   | 0  | 1  | 0  | 1  | 0    | 1  | 0  |
| 0   | 0  | 1  | 1  | 0  | 0    | 1  | 1  |
| 0   | 0  | 1  | 1  | 1  | 1    | 0  | 0  |
| 0   | 1  | 0  | 0  | 0  | 0    | 1  | 0  |
| 0   | 1  | 0  | 0  | 1  | 0    | 1  | 1  |
| 0   | 1  | 0  | 1  | 0  | 1    | 0  | 0  |
| 0   | 1  | 0  | 1  | 1  | 1    | 0  | 1  |
| 0   | 1  | 1  | 0  | 0  | 0    | 1  | 1  |
| 0   | 1  | 1  | 0  | 1  | 1    | 0  | 0  |
| 0   | 1  | 1  | 1  | 0  | 1    | 0  | 1  |
| 0   | 1  | 1  | 1  | 1  | 1    | 1  | 0  |
| 1   | 0  | 0  | 0  | 0  | 0    | 0  | 1  |
| 1   | 0  | 0  | 0  | 1  | 0    | 1  | 0  |
| 1   | 0  | 0  | 1  | 0  | 0    | 1  | 1  |
| 1   | 0  | 0  | 1  | 1  | 1    | 0  | 0  |
| 1   | 0  | 1  | 0  | 0  | 0    | 1  | 0  |
| 1   | 0  | 1  | 0  | 1  | 0    | 1  | 1  |
| 1   | 0  | 1  | 1  | 0  | 1    | 0  | 0  |
| 1   | 0  | 1  | 1  | 1  | 1    | 0  | 1  |
| 1   | 1  | 0  | 0  | 0  | 0    | 1  | 1  |
| 1   | 1  | 0  | 0  | 1  | 1    | 0  | 0  |
| 1   | 1  | 0  | 1  | 0  | 1    | 0  | 1  |
| 1   | 1  | 0  | 1  | 1  | 1    | 1  | 0  |
| 1   | 1  | 1  | 0  | 0  | 1    | 0  | 0  |
| 1   | 1  | 1  | 0  | 1  | 1    | 0  | 1  |
| 1   | 1  | 1  | 1  | 0  | 1    | 1  | 0  |
| 1   | 1  | 1  | 1  | 1  | 1    | 1  | 1  |

You may use 5-input K-map to optimize the three outputs in sum-of-products or use the online K-map solvers (for example, http://www.32x8.com/index.html).

## 4. The 12-bit RCA can be constructed by 3 cases. They are:

(Case 1) 12 1-bit, i.e. the 12-bit adder is constructed by 
$$1+1+1+1+1+1+1+1+1+1+1+1+1+1+1 \text{ from MSB to LSB.}$$
(Case 2) 3 2-bit + 6 1-bit, i.e. the 12-bit adder is constructed by 
$$2+2+2+1+1+1+1+1+1 \text{ from MSB to LSB.}$$
(Case 3) 6 2-bit, i.e. the 12-bit adder is constructed by 
$$2+2+2+2+2+2+2 \text{ from MSB to LSB.}$$

For each case of the 12-bit adder, simulate your design to validate your WPD value and the functionality.

## C. Report [100 pts] (Submitted to your Lab Pilot Dropbox by 11:30 pm, Sunday, Feb. 25, 2024)

- 1. [10 pts] Your detailed approach to derive Boolean expressions for the ouputs of 1-bit FA and 2-bit FA.
- 2. [30 pts] Your VHDL and testbenches of the *three* cases of 12-bit RCA.
- 3. [60 pts] Your VHDL and simulation waveforms for each case to validate your design. Your functional verification must include the following test cases:

$$A_{10} = (19, 2047)$$

$$B_{10} = (27, 4095)$$

You must test for all A+B cases with initial carry-in  $C_{\theta} = 0$  and 1, which means you should verify a total of 4 x 2 = 8 input and output values. Note: All answers in the waveforms must be labeled to show correct answers. Annotate the inputs and outputs in hexadecimal values next to their binary equivalents in the simulation waveform. Include all waveform snapshots.